Rohde & Schwarz
flow-image

DDR Memory System Design Verification and Debug!

Published by Rohde & Schwarz

Design and verification engineers will be learning the importance of ensuring a stable operation and of reducing the risk of failure after any change over the product’s lifetime. Both require a solid characterization of the memory interface.

We will be discussing test and tool requirements such as bandwidth, trigger and probing, which help with identifying jitter, timing and noise issues. With the help of the R&S®RTP high-performance oscilloscope, we will showcase practical measurement examples.

Download Now

box-icon-download

Required fields*

Please agree to the conditions

By requesting this resource you agree to our terms of use. All data is protected by our Privacy Notice. If you have any further questions please email dataprotection@headleymedia.com .

Related Categories Components, Embedded, Communication, Resistors, SMD passives, Capacitors, Inductors, Connectors, Switches, Wireless networking ICs and modules, Near-Field Communication (NFC), Sub-GHz/ISM-band radio, Cellular, LPWAN technologies, Transformers, PCB-substrate technology, Microcontrollers, Development and debug tools, Evaluation boards, SBCs and modules, Embedded operating systems and software, Edge computing

More resources from Rohde & Schwarz